View VCD file in the browser
https://vc.drom.io/?github=<user>/<repo>/<brunch>/<filename>.vcd
- https://vc.drom.io/?github=dpretet/vcd/master/test1.vcd
- https://vc.drom.io/?github=ombhilare999/riscv-core/master/src/rv32_soc_TB.vcd
- https://vc.drom.io/?github=b06902044/computer_architecture/main/CPU.vcd
- https://vc.drom.io/?github=wavedrom/vcd-samples/trunk/swerv1.vcd
- https://vc.drom.io/?github=bigBrain1901/nPOWER-ISA-5-STAGE-PIPELINED-CPU/master/post_compile_files/vlt_dump.vcd
- https://vc.drom.io/?github=AdoobII/idea_21s/main/vhdl/idea.vcd
- https://vc.drom.io/?github=yne/vcd/master/plasma.vcd
- https://vc.drom.io/?github=yne/vcd/master/sample.vcd
- https://vc.drom.io/?github=charlycop/VLSI-1/master/EXEC/ALU/alu.vcd
- https://vc.drom.io/?github=gaoqqt2n/CPU/master/SuperPipelineCPU/vcdfile/pcpu.vcd
- https://vc.drom.io/?github=sathyapriyanka/APB_UVC_UVM/5401170f6c74453c83f24df06ce9228c198f6d20/Apb_slave_uvm_new.vcd
- https://vc.drom.io/?github=Akashay-Singla/RISC-V/main/Pipeline/datapath_log.vcd
- https://vc.drom.io/?github=Akashay-Singla/RISC-V/main/2_way_Superscalar/datapath_log.vcd
- https://vc.drom.io/?github=ameyjain/8-bit-Microprocessor/master/8-bit%20microprocessor/processor.vcd
- https://vc.drom.io/?github=mr-gaurav/Sequence-Counter/main/test.vcd
- https://vc.drom.io/?github=SparshAgarwal/Computer-Architecture/master/hw3/hw3_1/dump.vcd
- https://vc.drom.io/?github=Mohammad-Heydariii/Digital-Systems-Lab-Course/main/Lab_project4/modelsim_files/clkdiv2n_tb.vcd
- https://vc.drom.io/?github=sh619/Songyu_Huang-Chisel/main/MU0_final_version/simulation/qsim/CPU_Design.msim.vcd
- https://vc.drom.io/?github=jroslindo/Mips-Systemc/main/REGISTRADORES_32_bits/wave_registradores.vcd
- https://vc.drom.io/?github=amrhas/PDRNoC/VCRouter/noctweak/Debug/wavform.vcd.vcd
- https://vc.drom.io/?github=hwiiiii/RISCV64-Simple-CPU/main/sim/cpu.vcd
- https://vc.drom.io/?github=avidan-efody/wave_rerunner/main/test/data/integrated.vcd ⛔
https://vc.drom.io/?github=chipsalliance/treadle/master/src/test/resources/GCD.vcd
- https://vc.drom.io/?github=SVeilleux9/FPGA-GPIO-Extender/main/Firmware/aldec/SPI_Write/SPI_Write.vcd (tgcd: 31000)
- https://vc.drom.io/?github=aibtw/myHdl_Projects/main/SimpleMemory/Simple_Memory.vcd
- https://vc.drom.io/?github=Abhishek010397/Programming-RISC-V/master/top.vcd
- https://vc.drom.io/?github=DarthSkipper/myHDL_Sigmoid/master/out/testbench/sigmoid_tb.vcd ⛔
- https://vc.drom.io/?github=mukul54/qrs-peak-fpga/master/utkarsh/utkarsh.sim/sim_1/behav/xsim/test.vcd
- https://vc.drom.io/?github=DanieleParravicini/regex_coprocessor/master/scripts/sim/test2x2_regex22_string1.vcd
- https://vc.drom.io/?github=pabloec1729/Hashes-generator/master/RTL/velocidad/test.vcd
- https://vc.drom.io/?github=saharmalmir/Eth2Ser/master/UART2ETH.runs/impl_1/iladata.vcd
- https://vc.drom.io/?github=BradMcDanel/multiplication-free-dnn/master/verilog/iladata.vcd
- https://vc.drom.io/?github=Asfagus/Network-Switch/main/perm_current.vcd (Late start. t0 > 0)
https://vc.drom.io/?gist=<user>/<hash>/raw/<hash>/<filename>.vcd
https://vc.drom.io/?bitbucket=<user>/<repo>/raw/<hash>/<filename>.vcd
🚧 Does not work Yet 🚧
Cross-Origin Request Blocked
https://vc.drom.io/?gitlab=<user>/<repo>/<brunch>/<filename>.vcd
https://vc.drom.io/?gitlab=drom/vcd-samples/raw/main/swerv1.vcd (Verilator)
https://gitlab.com/-/snippets/2162111/raw/main/test1.vcd
Second query source is an url of signal list file.
https://vc.drom.io/?<host>=<path>.vcd&<host>=<path>.waveql