Reference designs for mixed accuracy co-simulation using AXI, ACE, CHI, CXS and PCIe hardware bridges.
Make sure you've checked out the libsystemctlm-soc submodule:
$ git submodule update --init libsystemctlm-soc
Make sure you have Vivado 2018.3 installed and set up.
$ cd ./axi
$ make design TARGET=axi_cdma_axi4_128
$ cd ./ace
$ make
$ cd ./chi
$ make
$ cd ./cxs
$ make
$ cd ./pcie
$ make pcie_ep