systolic-arrays
Here are 24 public repositories matching this topic...
SystemVerilog module for matrix multiplication
-
Updated
Apr 3, 2023 - SystemVerilog
Visual representation of how systolic arrays made in Unity3d. (Just code)
-
Updated
Jul 27, 2019 - C#
In this repository you can find all of my projects for Parallel Processing Course when I was in 2nd semester of my master's at SUT.
-
Updated
Aug 9, 2022 - Java
Advanced FPGA implementations of cutting-edge deep learning models, optimized for high performance and energy efficiency.
-
Updated
Nov 19, 2024 - Python
A general framework for optimizing DNN dataflow on systolic array
-
Updated
Mar 3, 2020 - Python
Analytical modeling tool for CNNs running on array-based accelerators.
-
Updated
Apr 16, 2024 - Python
This project is focused on the design and verification of digital logic circuits, particularly targeting chip design using Verilog, SystemVerilog, and SVA. The main objectives included designing modules compliant with industry standards such as APB (Advanced Peripheral Bus), memory systems, and systolic matrix multiplication.
-
Updated
Jun 26, 2024 - Verilog
Systolic arrays graphical simulator (SAGS), written in Python.
-
Updated
Jun 11, 2018 - Python
This is an unfinished test model of CNN, based on cnn.h5 Keras pretrained model EN10/KerasMNIST@4ef71d6/cnn.h5 .
-
Updated
May 11, 2022 - Jupyter Notebook
Working 8x8 systolic array hardware implemented in Xilinx Vivado, operated and controlled in software using Xilinx Vitis
-
Updated
Feb 16, 2024 - SystemVerilog
Systolic Three Matrix Multiplier for Graph Convolutional Networks using High Level Synthesis
-
Updated
Jul 29, 2022 - C++
EE599 Accelerated Computing on FPGA
-
Updated
Apr 3, 2020 - Verilog
Systolic-array based Deep Learning Accelerator generator
-
Updated
Dec 11, 2020 - Verilog
Tiny ASIC implementation for "The Era of 1-bit LLMs All Large Language Models are in 1.58 Bits" matrix multiplication unit
-
Updated
Apr 19, 2024 - Verilog
This work implements a dynamic programming algorithm for performing local sequence alignment. Through parallelism, it can run 136X times faster than a software running the same algorithm.
-
Updated
Jul 4, 2019 - Verilog
A general framework for optimizing DNN dataflow on systolic array
-
Updated
Jan 2, 2021 - Python
Productive and portable performance programming across spatial architectures (FPGAs, etc.) and vector architectures (GPUs, etc.)
-
Updated
May 13, 2024 - C++
A systolic array simulator for multi-cycle MACs and varying-byte words, with the paper accepted to HPCA 2022.
-
Updated
Nov 7, 2021 - C++
Improve this page
Add a description, image, and links to the systolic-arrays topic page so that developers can more easily learn about it.
Add this topic to your repo
To associate your repository with the systolic-arrays topic, visit your repo's landing page and select "manage topics."